| <u></u> |      | 1    |                                                                                                                                                          | ···                                 |
|---------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
|         | L #  | Hits | Search Text                                                                                                                                              | DBs                                 |
| 1       | L1   | 13   | (result meaning) near10 decod\$3 near10 (instruction command) near20 (depend\$3 based alter\$3 modif\$6 chang\$3) near10 mode near10 (flag bit register) | USPAT;<br>US-PGPUB                  |
| 2       | L3 · | 24   | bit legibtor,                                                                                                                                            | EPO;<br>JPO;<br>DERWENT;<br>IBM_TDB |
| 3       | L2   | 91   |                                                                                                                                                          | USPAT;<br>US-PGPUB                  |

|    | Docum<br>ent<br>ID        | ט | Title                                                                                                                                                                                                                                                                                                                                     | Current<br>OR |
|----|---------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1  | JP<br>20010<br>35158<br>A |   | METHOD AND SYSTEM FOR ACCESSING MEMORY                                                                                                                                                                                                                                                                                                    |               |
| 2  | JP<br>10171<br>441 A      |   | CHARACTER DISPLAY CONTROL CIRCUIT                                                                                                                                                                                                                                                                                                         |               |
| 3  | JP<br>08234<br>979 A      |   | PROCESSOR HAVING BRANCH INSTRUCTION EXECUTING FUNCTION AND BRANCH INSTRUCTION CONTROL METHOD                                                                                                                                                                                                                                              |               |
| 4  | JP<br>04254<br>985 A      |   | DRAM CONTROLLER                                                                                                                                                                                                                                                                                                                           |               |
| 5  | JP<br>04102<br>982 A      |   | MICROCOMPUTER                                                                                                                                                                                                                                                                                                                             |               |
| 6  | JP<br>01283<br>647 A      |   | DUPLICATED ERROR GENERATING DEVICE FOR MICROPROCESSOR                                                                                                                                                                                                                                                                                     |               |
| 7  | JP<br>01037<br>627 A      |   | REGISTER UPDATING MECHANISM                                                                                                                                                                                                                                                                                                               |               |
| 8  | JP<br>60096<br>030 A      |   | DECODING SYSTEM                                                                                                                                                                                                                                                                                                                           |               |
| 9  | JP<br>59003<br>642 A      |   | CONTROL REGISTER PROCESSING SYSTEM                                                                                                                                                                                                                                                                                                        |               |
| 10 | JP<br>57059<br>205 A      |   | NUMERIC CONTROLLER                                                                                                                                                                                                                                                                                                                        |               |
| 11 | JP<br>56074<br>749 A      |   | MICROPROGRAM CONTROLLING DEVICE                                                                                                                                                                                                                                                                                                           |               |
| 12 | DE<br>19932<br>465<br>C1  |   | Arrangement for programming functional devices equipped with digital decoders changes decoder to programming mode using drive voltage on track with digital controller in reset state                                                                                                                                                     |               |
| 13 | EP<br>10507<br>98 A1      |   | Decoding instructions                                                                                                                                                                                                                                                                                                                     |               |
| 14 | DE<br>19932<br>465 C      |   | Arrangement for programming functional devices equipped with digital decoders changes decoder to programming mode using drive voltage on track with digital controller in reset state                                                                                                                                                     |               |
| 15 | EP<br>10507<br>98 A       |   | Decode unit for decoding instructions in a processor that can<br>support three instruction modes has detector that temporarily<br>allows first length instructions to be decoded without<br>changing instruction mode held in register                                                                                                    |               |
| 16 | US<br>60121<br>38 A       |   | Dynamically variable length CPU pipeline for executing multiple instruction sets                                                                                                                                                                                                                                                          |               |
| 17 | JP<br>11154<br>393 A      |   | Non-volatile semiconductor memory e.g. electrically erasable programmable read only memory EEPROM, used for recording of multimedia information - has controller which makes predetermined number as designated page unit when predetermined command for designating program unit is included based on decoding result of command decoder |               |
| 18 | US<br>58023<br>60 A       |   | Integrated circuit with digital processor for dynamic selection of instruction execution intervals - has decode stage coupled to execute stage with mode input for selecting number of clock cycles taken to execute flag-modifying instruction                                                                                           |               |
| 19 | US<br>51230<br>96 A       |   | Data processor with addressing mode decoding function -<br>modifies entry address of microinstruction when addressing<br>mode of operand detected to enable entry address                                                                                                                                                                 |               |
| 20 | JP<br>02011<br>076 A      |   | Sound decoder for MUSE television receiver - operates muting circuit when state change of mode command bit in control code is detected NoAbstract Dwg 0/2                                                                                                                                                                                 |               |

|    | Docum<br>ent<br>ID  | Ū | Title                                                                                                                                                                             | Current<br>OR |
|----|---------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 21 | DE<br>35007<br>41 A |   | Integrated circuit for floppy disc drive control - has registers to handle control and data transfers between disc drive and computer operating with status interlock stage       |               |
| 22 | SU<br>10658<br>52 A |   | Multi-computer network computer interfacing unit - has memory data input coupled through high-way with coupling amplifier data outputs to group lines                             |               |
| 23 | WO<br>83030<br>17 A |   | Computer with static cache - automatically maps memory contents into machine registers during program execution                                                                   |               |
| 24 | EP<br>40703<br>A    |   | Enhancement of 370 type data processor - reduces overhead incurred by multiple users by permitting program in one address space to obtain access to data in another address space |               |

|    | Docum<br>ent<br>ID           | σ        | Title                                                                                                                                                                                                     | Current<br>OR  |
|----|------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 1  | US<br>20030<br>02116<br>3 A1 |          | Semiconductor memory device and information device                                                                                                                                                        | 365/189<br>.12 |
| 2  | US<br>20010<br>00754<br>1 A1 |          | Semiconductor memory device                                                                                                                                                                               | 365/233        |
| 3  | US<br>20010<br>00513<br>2 A1 |          | Semiconductor device testing method and system and recording medium                                                                                                                                       | 324/158<br>.1  |
| 4  | US<br>66178<br>42 B2         |          | Semiconductor device testing method and system employing trace data                                                                                                                                       | 324/158<br>.1  |
| 5  | US<br>65494<br>75 B2         | <u> </u> | Semiconductor memory device and information device                                                                                                                                                        | 365/189<br>.12 |
| 6  | US<br>65047<br>89 B2         |          | Semiconductor memory device                                                                                                                                                                               | 365/233        |
| 7  | US<br>64250<br>47 B1         |          | Process containing address decoders suited to improvements in clock speed                                                                                                                                 | 711/101        |
| 8  | US<br>57614<br>90 A          |          | Changing the meaning of a pre-decode bit in a cache memory depending on branch prediction mode                                                                                                            | 712/239        |
| 9  | US<br>55069<br>70 A          |          | Bus arbitrator circuit                                                                                                                                                                                    | 710/113        |
| 10 | US<br>54127<br>84 A          |          | Apparatus for parallelizing serial instruction sequences and creating entry points into parallelized instruction sequences at places other than beginning of particular parallelized instruction sequence | 712/245        |
| 11 | US<br>54086<br>58 A          |          | Self-scheduling parallel computer system and method                                                                                                                                                       | 712/216        |
| 12 | US<br>53476<br>39 A          |          | Self-parallelizing computer system and method                                                                                                                                                             | 712/203        |
| 13 | US<br>44146<br>22 A          |          | Addressing system for a computer, including a mode register                                                                                                                                               | 711/215        |

|    | Docum<br>ent<br>ID           | σ | Title                                                                                                     | Current<br>OR    |
|----|------------------------------|---|-----------------------------------------------------------------------------------------------------------|------------------|
| 1  | US<br>20040<br>01975<br>6 A1 |   | Memory device supporting a dynamically configurable core organization                                     | 711/170          |
| 2  | US<br>20030<br>22329<br>3 A1 | ⊠ | Synchronous type semiconductor memory device                                                              | 365/200          |
| 3  | US<br>20030<br>16451<br>0 A1 | ⊠ | Redundancy architecture for repairing semiconductor memories                                              | 257/200          |
| 4  | US<br>20030<br>13577<br>9 A1 | ⊠ | Microprocessor                                                                                            | 713/600          |
| 5  | US<br>20030<br>12652<br>9 A1 | ⊠ | Wafer burn-in test mode circuit                                                                           | 714/720          |
| 6  | US<br>20030<br>10133<br>3 A1 | × | Data processor                                                                                            | 712/226          |
| 7  | US<br>20030<br>08573<br>1 A1 | ⊠ | Semiconductor device having test mode entry circuit                                                       | 326/16           |
| 8  | US<br>20030<br>08149<br>1 A1 | ⊠ | SEMICONDUCTOR MEMORY DEVICE WITH REDUCED POWER CONSUMPTION                                                | 365/233          |
| 9  | US<br>20030<br>07578<br>9 A1 | Ø | Semiconductor storage device having memory chips in a stacked<br>structure                                | 257/678          |
| 10 | US<br>20030<br>06153<br>6 A1 | ⊠ | Power controlling method for semiconductor storage device and semiconductor storage device employing same | 714/14           |
| 11 | US<br>20030<br>02116<br>3 A1 |   | Semiconductor memory device and information device                                                        | 365/189<br>.12   |
| 12 | US<br>20030<br>01445<br>7 Al | ☒ | Method and apparatus for vector processing                                                                | 708/520          |
| 13 | US<br>20020<br>17107<br>5 A1 | ⊠ | Register setting method and semiconductor device                                                          | 257/10           |
| 14 | US<br>20020<br>14592<br>9 A1 | ⊠ | Control circuit and semiconductor memory device                                                           | 365 <u>/</u> 222 |
| 15 | US<br>20010<br>02342<br>4 A1 | ⊠ | Exponent unit of data processing system                                                                   | 708/277          |
| 16 | US<br>20010<br>00754<br>1 A1 |   | Semiconductor memory device                                                                               | 365/233          |
| 17 | US<br>20010<br>00513<br>2 A1 |   | Semiconductor device testing method and system and recording medium                                       | 324/158<br>.1    |

|    | Docum<br>ent<br>ID    | Ū | Title                                                                                                                              | Current<br>OR  |
|----|-----------------------|---|------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 18 | US<br>66788<br>18 B1  | ⊠ | Decoding next instruction of different length without length mode indicator change upon length change instruction detection        | 712/210        |
| 19 | US<br>66752<br>90 B1  | ⊠ | Processor for improving instruction utilization using multiple parallel processors and computer system equipped with the processor | 712/229        |
| 20 | US<br>66511<br>96 B1  | Ø | Semiconductor device having test mode entry circuit                                                                                | 714/724        |
| 21 | US<br>66314<br>63 B1  | Ø | Method and apparatus for patching problematic instructions in a microprocessor using software interrupts                           | 712/227        |
| 22 | US<br>66178<br>42 B2  |   | Semiconductor device testing method and system employing trace data                                                                | 324/158<br>.1  |
| 23 | US<br>65775<br>50 B2  | Ø | Control circuit and semiconductor memory device                                                                                    | 365/222        |
| 24 | US<br>65747<br>27 B1  | Ø | Method and apparatus for instruction sampling for performance monitoring and debug                                                 | 712/227        |
| 25 | US<br>65667<br>60 B1  | ⊠ | Semiconductor storage device having memory chips in a stacked structure                                                            | 257/777        |
| 26 | US<br>65529<br>55 B1  | × | Semiconductor memory device with reduced power consumption                                                                         | 365/233        |
| 27 | US<br>65499<br>91 B1  | Ø | Pipelined SDRAM memory controller to optimize bus utilization                                                                      | 711/158        |
| 28 | US<br>65494<br>75 B2  |   | Semiconductor memory device and information device                                                                                 | 365/189<br>.12 |
| 29 | US<br>65395<br>02 B1  | ⊠ | Method and apparatus for identifying instructions for performance monitoring in a microprocessor                                   | 714/47         |
| 30 | US<br>65047<br>89 B2  |   | Semiconductor memory device                                                                                                        | 365/233        |
| 31 | US<br>64929<br>92 B2  | - | Graphic pattern processing apparatus                                                                                               | 345/568        |
| 32 | US<br>64876<br>29 B1  | Ø | Semiconductor memory for operation in a plurality of operational modes                                                             | 711/104        |
| 33 | US<br>64635<br>18 B1  | Ø | Generation of memory addresses for accessing a memory utilizing scheme registers                                                   | 711/220        |
| 34 | US.<br>64532<br>78 B1 | Ø | Flexible implementation of a system management mode (SMM) in a processor                                                           | 703/27         |
| 35 | US<br>64265<br>60 B1  | Ø | Semiconductor device and memory module                                                                                             | 257/777        |
| 36 | US<br>64250<br>47 B1  |   | Process containing address decoders suited to improvements in clock speed                                                          | 711/101        |
| 37 | US<br>64145<br>30 B2  | Ø | Semiconductor integrated circuit device, semiconductor memory system and clock synchronous circuit                                 | 327/269        |
| 38 | US<br>63817<br>20 B1  | Ø | Test circuit and method for system logic                                                                                           | 714/727        |
| 39 | US<br>63811<br>90 B1  | Ø | Semiconductor memory device in which use of cache can be selected                                                                  | 365/230<br>.03 |
| 40 | US<br>63361<br>78 B1  | Ø | RISC86 instruction set                                                                                                             | 712/23         |

|    | Docum<br>ent<br>ID    | ס              | Title                                                                                                                           | Current        |
|----|-----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------|----------------|
| 41 | US<br>62928<br>48 B1  | Ø              | Computing system adapter card for supporting legacy and plug and play configurations                                            | 710/8          |
| 42 | US<br>62085<br>63 B1  | Ø              | Semiconductor memory device which continuously performs read/write operations with short access time                            | 365/189<br>.05 |
| 43 | US .<br>61417<br>42 A | Ø              | Method for reducing number of bits used in storage of instruction address pointer values                                        | 711/220        |
| 44 | US<br>60932<br>13 A   | Ø              | Flexible implementation of a system management mode (SMM) in a processor                                                        | 703/27         |
| 45 | US<br>60853<br>14 A   | ⋈              | Central processing unit including APX and DSP cores and including selectable APX and DSP execution modes                        | 712/213        |
| 46 | US<br>60818<br>86 A   | ×              | Holding mechanism for changing operation modes in a pipelined computer                                                          | 712/229        |
| 47 | US<br>60322<br>47 A   | ⊠              | Central processing unit including APX and DSP cores which receives and processes APX and DSP instructions                       | 712/35         |
| 48 | US<br>60147<br>14 A   | ×              | Adapter card system including for supporting multiple configurations using mapping bit                                          | 710/8          |
| 49 | US<br>59915<br>31 A   | ×              | Scalable width vector processor architecture for efficient emulation                                                            | 703/26         |
| 50 | US<br>59739<br>88 A   | Ø              | Semiconductor memory device having circuit for monitoring set value of mode register                                            | 365/230<br>.08 |
| 51 | US<br>59266<br>42 A   | ⊠              | RISC86 instruction set                                                                                                          | 712/1          |
| 52 | US<br>59251<br>23 A   | ☒              | Processor for executing instruction sets received from a network or from a local memory                                         | 712/212        |
| 53 | US<br>59207<br>13 A   | ☒              | Instruction decoder including two-way emulation code branching                                                                  | 712/236        |
| 54 | US<br>59095<br>67 A   | 67             | Apparatus and method for native mode processing in a RISC-based CISC processor                                                  | 712/208        |
| 55 | US<br>58939<br>27 A   | M              | Memory device having programmable device width, method of programming, and method of setting device width for memory device     | 711/171        |
| 56 | US<br>58549<br>13 A   | $ \mathbf{X} $ | Microprocessor with an architecture mode control capable of supporting extensions of two distinct instruction-set architectures | 712/210        |
| 57 | US<br>58524<br>28 A   | ☒              | Display driving device                                                                                                          | 345/100        |
| 58 | US<br>58190<br>56 A   | ⊠              | Instruction buffer organization method and system                                                                               | 712/204        |
| 59 | US<br>58092<br>73 A   | ☒              | Instruction predecode and multiple instruction decode                                                                           | 712/210        |
| 60 | US<br>58023<br>60 A   | ⊠              | Digital microprocessor device having dnamically selectable instruction execution intervals                                      | 712/229        |
| 61 | US<br>57940<br>63 A   | ⊠              | Instruction decoder including emulation using indirect specifiers                                                               | 712/23         |
| 62 | US<br>57937<br>75 A   | ⊠ :            | Low voltage test mode operation enable scheme with hardware safeguard                                                           | 714/724        |
| 53 | US<br>57817<br>50 A   | Ø ,            | Dual-instruction-set architecture CPU with hidden software emulation mode                                                       | 712/209        |

|    | Docum<br>ent<br>ID  | σ | Title                                                                                                                                                                                                     | Current<br>OR  |
|----|---------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 64 | US<br>57614<br>90 A |   | Changing the meaning of a pre-decode bit in a cache memory depending on branch prediction mode                                                                                                            | 712/239        |
| 65 | US<br>57036<br>16 A | ☒ | Display driving device                                                                                                                                                                                    | 345/98         |
| 66 | US<br>56637<br>45 A | ⊠ | Display driving device                                                                                                                                                                                    | 345/98         |
| 67 | US<br>56361<br>73 A | ☒ | Auto-precharge during bank selection                                                                                                                                                                      | 365/230<br>.03 |
| 68 | US<br>56301<br>61 A | Ø | Serial-parallel digital signal processor                                                                                                                                                                  | 712/36         |
| 69 | US<br>55600<br>36 A | Ø | Data processing having incircuit emulation function                                                                                                                                                       | 712/227        |
| 70 | US<br>55308<br>04 A | Ø | Superscalar processor with plural pipelined execution units each unit selectively having both normal and debug modes                                                                                      | 714/30         |
| 71 | US<br>55069<br>70 A |   | Bus arbitrator circuit                                                                                                                                                                                    | 710/113        |
| 72 | US<br>54127<br>84 A |   | Apparatus for parallelizing serial instruction sequences and creating entry points into parallelized instruction sequences at places other than beginning of particular parallelized instruction sequence | 712/245        |
| 73 | US<br>54086<br>58 A |   | Self-scheduling parallel computer system and method                                                                                                                                                       | 712/216        |
| 74 | US<br>53964<br>98 A | × | Integrated circuit with peripheral test controller                                                                                                                                                        | 714/703        |
| 75 | US<br>53476<br>39 A |   | Self-parallelizing computer system and method                                                                                                                                                             | 712/203        |
| 76 | US<br>52805<br>93 A | Ø | Computer system permitting switching between architected and interpretation instructions in a pipeline by enabling pipeline drain                                                                         | 712/208        |
| 77 | US<br>52261<br>64 A | ⊠ | Millicode register management and pipeline reset                                                                                                                                                          | 712/209        |
| 78 | US<br>51670<br>26 A | Ø | Simultaneously or sequentially decoding multiple specifiers of a variable length pipeline instruction based on detection of modified value of specifier registers                                         | 712/210        |
| 79 | US<br>51485<br>28 A | ⊠ | Method and apparatus for simultaneously decoding three operands in a variable length instruction when one of the operands is also of variable length                                                      | 712/210        |
| 80 | US<br>51426<br>33 A | ⊠ | Preprocessing implied specifiers in a pipelined processor                                                                                                                                                 | 712/225        |
| 81 | US<br>51290<br>79 A | × | Computer system having subinstruction surveillance capability                                                                                                                                             | 712/211        |
| 82 | US<br>51230<br>96 A | ⊠ | Data processor with addressing mode decoding function                                                                                                                                                     | 712/212        |
| 83 | US<br>50310<br>96 A | ⊠ | Method and apparatus for compressing the execution time of an instruction stream executing in a pipelined processor                                                                                       | 711/169        |
| 84 | US<br>45614<br>43 A | ☒ | Coherent inductive communications link for biomedical applications                                                                                                                                        | 607/31         |
| 85 | US<br>44146<br>22 A |   | Addressing system for a computer, including a mode register                                                                                                                                               | 711/215        |

|    | Docum<br>ent<br>ID   | ŭ | Title                                                                                                                                                                      | Current<br>OR |
|----|----------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 86 | US<br>43441<br>29 A  | Ø | Data processor system capable of providing both a computer mode and a sequencer mode of operation                                                                          | 712/229       |
| 87 | US<br>41998<br>10 A  | Ø | Radiation hardened register file                                                                                                                                           | 714/15        |
| 88 | US<br>41077<br>81 A  | ⊠ | Electronic calculator or microprocessor with indirect addressing                                                                                                           | 708/100       |
| 89 | US<br>40842<br>35. A | × | Emulation apparatus                                                                                                                                                        | 703/26        |
| 90 | US<br>38184<br>60 A  | Ø | EXTENDED MAIN MEMORY ADDRESSING APPARATUS                                                                                                                                  | 711/2         |
| 91 | US<br>35771<br>90 A  |   | APPARATUS IN A DIGITAL COMPUTER FOR ALLOWING THE SKIPPING OF PREDETERMINED INSTRUCTIONS IN A SEQUENCE OF INSTRUCTIONS, IN RESPONSE TO THE OCCURRENCE OF CERTAIN CONDITIONS | 712/226       |